发明名称 Method of forming a gate electrode in a semiconductor device and method of manufacturing a non-volatile memory device using the same
摘要 A method of forming a gate electrode, capable of minimizing a resistance difference between the gate electrodes and a method of forming a non-volatile memory device using the same, wherein an oxide film pattern, a polysilicon layer pattern and a hard mask pattern are stacked on a semiconductor substrate to form a gate structure; a gate spacer including an oxide-based insulating material is formed on a sidewall of the gate structure; the hard mask pattern stacked on the gate structure is removed to expose the polysilicon layer pattern; the polysilicon layer pattern and the top portion of the gate spacer are planarized; a stopping layer and an insulating interlayer are then formed and planarized by CMP. Thus, the thickness of the films for forming the gate electrode and, consequently the gate electrode resistance of a semiconductor device, are uniform across the wafer.
申请公布号 US6660573(B2) 申请公布日期 2003.12.09
申请号 US20020179219 申请日期 2002.06.26
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 HAN MYOUNG-SIK
分类号 H01L21/28;H01L21/336;H01L21/8247;H01L27/115;(IPC1-7):H01L21/00;H01L21/84 主分类号 H01L21/28
代理机构 代理人
主权项
地址