发明名称 Parameter variation tolerant method for circuit design optimization
摘要 A method for optimizing the design of a chip or system by decreasing the cost function that encompasses a plurality of constraints in the presence of variations in the design parameters is described. The method makes use of numerical optimization, simulated annealing, or any other objective-driven optimization means, and accounts for uncertainties in the modeling of the design variables and functions. A significant reduction in the number of design constraints which are violated at the end of an optimization process is achieved, even when all the design constraints cannot be satisfied. The optimization also reduces the cycle time at which the design operates and limits the increase in the minimum operational cycle time of a particular implementation in the presence of variations that cannot be modeled or unpredictable variations in delay introduced by elements of the design. The method for optimizing the design includes the steps of: defining an objective function computed from variables and functions of the design of the chip or system; deriving a merit function from the objective function by adding to it a plurality of separation terms; and minimizing the merit function which reduces the expected value of the objective function when confronted with significant variations of the design variables and functions.
申请公布号 US2003226122(A1) 申请公布日期 2003.12.04
申请号 US20020159921 申请日期 2002.05.30
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 HATHAWAY DAVID J.;BAI XIAOLIANG;VISWESWARIAH CHANDRAMOULI;STRENSKI PHILIP N.
分类号 G06F17/50;(IPC1-7):G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址