发明名称 Multi-tier point-to-point ring memory interface
摘要 Methods and apparatus for a memory system using a ring memory bus architecture are disclosed. In one embodiment, a primary memory controller maintains point-to-point bus connections with each of two memory modules; the two modules maintain a third point-to-point bus connection between themselves, such that the three connections together form a ring bus. When data is sent from the controller to a module, half of the data is sent to the module in one direction along the ring and half is sent in the other direction, through the other module. Reverse bus communications from the module to the controller follow the reverse of these paths. This allows the bus to be half the width as it would otherwise be.In an alternate embodiment, each module contains two banks of memory that are arranged in a second ring bus local to the module. This can double the density of devices mounted on a module, while reducing pin count and simplifying signal routing on the module.
申请公布号 US6658509(B1) 申请公布日期 2003.12.02
申请号 US20000678638 申请日期 2000.10.03
申请人 INTEL CORPORATION 发明人 BONELLA RANDY M.;HALBERT JOHN B.
分类号 G06F13/16;G06F13/42;(IPC1-7):G06F13/00;G01R31/08 主分类号 G06F13/16
代理机构 代理人
主权项
地址