发明名称 Low-error canonic-signed-digit fixed-width multiplier, and method for designing same
摘要 An error compensation bias circuit and method for a canonic signed digit (CSD) fixed-width multiplier that receives a W-bit input and produces a W-bit product. Truncated bits of the multiplier are divided into two groups (a major group and a minor group) depending upon their effects on quantization error. An error compensation bias is expressed in terms of the truncated bits in the major group. The effects of the remaining truncated bits in the minor group are taken into account by a probabilistic estimation. The error compensation bias circuit typically requires only a few logic gates to implement.
申请公布号 US2003220956(A1) 申请公布日期 2003.11.27
申请号 US20030420889 申请日期 2003.04.23
申请人 BROADCOM CORPORATION 发明人 PARHI KESHAB K.;CHUNG JIN-GYUN;KIM SANG-MIN
分类号 G06F7/52;(IPC1-7):G06F7/52 主分类号 G06F7/52
代理机构 代理人
主权项
地址