发明名称 Systems and methods for variable control of power dissipation in a pipelined processor
摘要 The invention controls maximum average power dissipation by stalling high power instructions through the pipeline of a pipelined processor. A power dissipation controller stalls the high power instructions in order to control the processor's maximum average power dissipation. Preferably, the controller is modeled after a capacitive system with a constant output rate and a throttled input rate: the output rate represents the steady state maximum average power dissipation; while the input rate is stalled based upon current capacity, representing thermal response time. At start-up, the capacity is initialized. Yet for each high power instruction, the capacity increases by a weighted value. Each clock capacity is also decreased by a variable output rate. In particular, a low power operation is inserted to the stage execution circuit where the stall is desired, creating a low power state for that circuit. This stall effectively creates a "hole" at that pipeline stage, thus temporarily reducing power dissipation. The invention takes advantage of the fact that the presence of an instruction at any stage execution circuit dissipates power and that the absence (i.e., a "hole") of an instruction at any stage dissipates less power. By controlling where and when a hole occurs within the pipeline, the maximum average power dissipation of the processor is controlled.
申请公布号 US6651176(B1) 申请公布日期 2003.11.18
申请号 US19990457169 申请日期 1999.12.08
申请人 HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P. 发明人 SOLTIS, JR. DONALD C.;COLON-BONET GLENN T.
分类号 G06F1/32;G06F9/38;(IPC1-7):G06F1/26;G06F15/00 主分类号 G06F1/32
代理机构 代理人
主权项
地址