发明名称 Delay locked loop for use in synchronous dynamic random access memory
摘要 A delay locked loop (DLL) for compensating for a skew in a synchronous dynamic random access memory includes: a delay model means for delaying an external clock signal by the skew to generate a delayed clock signal; a control unit, in response to the external clock signal and the delayed clock signal, for generating control signals, wherein the control signal includes a control clock signal, a delayed control signal, a replication signal and replication enable signal; a first voltage controlled oscillator, in response to the control clock signal and the delayed control signal, for generating a measurement oscillating signal; a second voltage controlled oscillator, in response to the replication signal and the replication enable signal, for generating a replication oscillating signal; a first unit, in response to the measurement oscillating signal and the replication oscillating signal, for generating a DLL clock signal; and a second unit for comparing a phase difference between the DLL clock signal and the external clock signal to generate a voltage control signal, wherein time periods of the measurement oscillating signal and the replication oscillating signal are changed by the voltage control signal.
申请公布号 US2003210602(A1) 申请公布日期 2003.11.13
申请号 US20010970388 申请日期 2001.10.02
申请人 HYNIX SEMICONDUCTOR, INC. 发明人 LEE SEONG-HOON
分类号 H03L7/00;G11C7/22;H03K5/135;H03L7/089;H03L7/099;(IPC1-7):G11C8/18 主分类号 H03L7/00
代理机构 代理人
主权项
地址