发明名称 Bi-directional floating gate nonvolatile memory
摘要 A memory transistor has a pair of separate floating gates overlying end regions of a channel and a control gate that overlies the floating gates and a central region of the channel. The memory transistor effectively operates as a pair of floating gate transistors with an intervening select transistor. Each floating gate can be charged to store a distinct binary, analog, or multi-bit value. The direction of the channel current controls which floating gate receives channel hot electron injection during programming and which floating gate state is sensed during reading. A read operation biases the word line higher that the threshold voltage used to store data and compares the resulting channel to reference currents to identify a stored binary, analog, or multi-bit value. The threshold voltage range can include negative threshold voltages, which increases the available range for multi-bit-per-floating gate storage. The memory transistors can be integrated into a contactless array architecture having approximately one global bit/virtual ground line for every four floating gates along a row.
申请公布号 US2003206440(A1) 申请公布日期 2003.11.06
申请号 US20020140527 申请日期 2002.05.06
申请人 WONG SAU CHING 发明人 WONG SAU CHING
分类号 G11C11/56;G11C16/04;H01L21/28;H01L21/8247;H01L27/115;H01L29/788;(IPC1-7):G11C16/04 主分类号 G11C11/56
代理机构 代理人
主权项
地址