发明名称 Apparatus and method for the correction of DC offset in data bus structures at the receiver
摘要 DC offset introduced into a differential signal is compensated for by DC offset correction circuitry. The DC offset correction circuitry receives a known training pattern of alternating logic high and logic low levels (i.e., 10101010 etc.). In one embodiment, the received signal is integrated and the result compared to a predetermined reference level. The result of the comparison is used to adjust a DC offset correction value that is added to the received signal. This process is iteratively performed until successive results of the comparison indicate that the DC offset has been compensated for in another embodiment, the duty-cycle of the received signal is calculated. The result of the duty-cycle calculation is used to iteratively adjust the DC offset correction value.
申请公布号 US6642868(B1) 申请公布日期 2003.11.04
申请号 US20020051137 申请日期 2002.01.22
申请人 MAXTOR CORPORATION 发明人 BROWN RUSSELL W.;KSHONZE KRISTOPHER;CHAN IVAN;ALIAHMAD MEHRAN
分类号 H03M1/10;H03M1/12;(IPC1-7):H03M1/10 主分类号 H03M1/10
代理机构 代理人
主权项
地址