发明名称 Method of localized placement manipulation without extra latency
摘要 A method for placement and manipulation of logic equations of a device design, comprising the steps of (A) identifying one or more logic equations of the device design with placement problems, (B) identifying one or more candidate equations of the logic equations with placement problems, and (C) re-synthesizing the one or more logic blocks of the candidate equations without adding latency to the device design.
申请公布号 US6643833(B1) 申请公布日期 2003.11.04
申请号 US20010992651 申请日期 2001.11.16
申请人 CYPRESS SEMICONDUCTOR CORP. 发明人 NISHIOKA KIMIHIKO;ISHIZAKI KOJI;KABURAKI MASAHIRO
分类号 G06F17/50;(IPC1-7):G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址