发明名称 Dual probe test structures for semiconductor integrated circuits
摘要 Disclosed is a semiconductor die having an upper layer and a lower layer. The die includes a lower test structure formed in the lower metal layer of the semiconductor die. The lower conductive test structure has a first end and a second end, wherein the first end is coupled to a predetermined voltage level. The die also has an insulating layer formed over the lower metal layer and an upper test structure formed in the upper metal layer of the semiconductor die. The upper conductive test structure is coupled with the second end of the lower conductive test structure, and the upper metal layer being formed over the insulating layer. The die further includes at least one probe pad coupled with the upper test structure. Preferably, the first end of the lower test structure is coupled to a nominal ground potential. In another implementation, the upper test structure is a voltage contrast element. In another embodiment, a semiconductor die having a scanning area is disclosed. The semiconductor die includes a first plurality of test structures wherein each of the test structures in the first plurality of test structures is located entirely within the scanning area. The die includes a second plurality of test structures wherein each of the test structures in the first plurality of test structures is located only partially within the scanning area. The first plurality of test structures or the second plurality of test structures has a probe pad coupled to at least one test structure.
申请公布号 US6636064(B1) 申请公布日期 2003.10.21
申请号 US20000648092 申请日期 2000.08.25
申请人 KLA-TENCOR 发明人 SATYA AKELLA V. S.;ADLER DAVID L.;RICHARDSON NEIL;WEINER KURT H.;WALKER DAVID J.
分类号 G01N21/66;G01N21/95;G01N21/956;G01R31/28;G01R31/307;H01L23/544;(IPC1-7):G01R31/28;G01R31/302 主分类号 G01N21/66
代理机构 代理人
主权项
地址