发明名称 Rescheduling data input and output commands for bus synchronization by using digital latency shift detection
摘要 Digital latency shift communication problems from a driver chip to a receiver chip are overcome by scheduling a data output latency, a data input latency, a data output command, and/or a data output command, such that data outputted by the driver chip is received by the receiver chip at the correct time. A digital shift detection circuit detects the offset of the actual latencies from predetermined latencies. The offset of the latency is fed back to the scheduling circuit to override the predetermined latencies and/or command inputs that control the chip. The offset can be directly back-fed to the chip driver or chip receiver to compensate for digital shifts. Digital shift detection is achieved by measuring actual latencies with a manufacturing stand-alone tester, or with a built-in tester integral to the system. The digital shift detection predicts the conditions that create a digital shift by way of a mathematical model.
申请公布号 US6636978(B1) 申请公布日期 2003.10.21
申请号 US19990441798 申请日期 1999.11.17
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 KIRIHATA TOSHIAKI;JI L. BRIAN;ROSS JOHN
分类号 G11C7/10;H03L7/081;(IPC1-7):H04L7/00 主分类号 G11C7/10
代理机构 代理人
主权项
地址