发明名称 METHODS AND SYSTEMS FOR DSP-BASED RECEIVERS
摘要 Digital signal processing based methods and systems for receiving data signals include parallel receivers, multi-channel receivers, timing recovery schemes, and, without limitation, equalization schemes. The present invention is implemented as a multi-path parallel receiver in which an analog-to-digital converter ("ADC") and/or a digital signal processor ("DSP") are implemented with parallel paths that operate at lower rates than the received data signal. In an embodiment, a parallel DSP-based receiver in accordance with the invention includes a separate timing recovery loop for each ADC path. The separate timing recovery loops can be used to compensate for timing phase errors in the clock generation circuit that are different for each path. In an embodiment, a parallel DSP-based receiver includes a separate automatic gain control (AGC) loop for each ADC path. The separate AGC loops can be used to compensate for gain errors on a path-by-path basis. In an embodiment, a parallel DSP-based receiver includes a separate offset compensation loop for each ADC path. The separate offset compensation loops can be used to independently compensate for offsets that are different for each path. In an embodiment the present invention is implemented as a multi-channel receiver that receives a plurality of data signals. In an embodiment, one or more of the following types of equalization are performed, alone and/or in various combinations with one another: Viterbi equalization; feed-forward equalization ("FFE"); and/or decision feed-back equalization ("DFE").
申请公布号 WO02071616(A3) 申请公布日期 2003.10.16
申请号 WO2002US06019 申请日期 2002.03.01
申请人 BROADCOM CORPORATION 发明人 AGAZZI, OSCAR;GOPINATHAN, VENUGOPAL
分类号 H03M1/06;H03M1/08;H03M1/12;H04B10/158;H04L25/03 主分类号 H03M1/06
代理机构 代理人
主权项
地址