发明名称 Scalable directory based cache coherence protocol
摘要 A system and method is disclosed to maintain the coherence of shared data in cache and memory contained in the nodes of a multiprocessing computer system. The distributed multiprocessing computer system contains a number of processors each connected to main memory. A processor in the distributed multiprocessing computer system is identified as a Home processor for a memory block if it includes the original memory block and a coherence directory for the memory block in its main memory. An Owner processor is another processor in the multiprocessing computer system that includes a copy of the Home processor memory block in a cache connected to its main memory. Whenever an Owner processor is present for a memory block, it is the only processor in the distributed multiprocessing computer system to contain a copy of the Home processor memory block. Eviction of a memory block copy held by an Owner processor in its cache requires a write of the memory block copy to its Home and update of the corresponding coherence directory. No reads of the Home processor directory or modification of other processor cache and main memory is required. The coherence controller in each processor is able to send and receive messages out of order to maintain the coherence of the shared data in cache and main memory. If an out of order message causes an incorrect next program state, the coherence controller is able to restore the prior correct saved program state and resume execution.</PTEXT>
申请公布号 US6633960(B1) 申请公布日期 2003.10.14
申请号 US20000652703 申请日期 2000.08.31
申请人 HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P. 发明人 KESSLER RICHARD E.;GHARACHORLOO KOUROSH;ASHER DAVID H.
分类号 G06F12/08;(IPC1-7):G06F12/00;G06F12/14 主分类号 G06F12/08
代理机构 代理人
主权项
地址