发明名称 Integrated circuit resistant to the formation of cracks in a passivation layer
摘要 In integrated circuits produced by etching and damascene techniques, it is common for cracking to occur in dielectric material surrounding an interconnect metal layer integrated into the device, presumably as a result of the transfer of stresses from the interconnect metal layer to the surrounding dielectric material. The present invention addresses this problem by providing an interconnect metal layer that comprises rounded comers which are believed to reduce the stresses transferred to a surrounding dielectric layer.
申请公布号 US6630402(B2) 申请公布日期 2003.10.07
申请号 US20010990460 申请日期 2001.11.21
申请人 GENERAL SEMICONDUCTOR, INC. 发明人 HSHIEH FWU-IUAN;SO KOON CHONG;AMATO JOHN E.
分类号 H01L21/3205;H01L21/00;H01L21/768;H01L21/82;H01L21/84;H01L23/31;H01L23/52;H01L23/528;(IPC1-7):H01L21/00 主分类号 H01L21/3205
代理机构 代理人
主权项
地址