发明名称 Dyadic DSP instructions for digital signal processors
摘要 An instruction set architecture (ISA) for application specific signal processor (ASSP) is tailored to digital signal processing applications. The instruction set architecture implemented with the ASSP, is adapted to DSP algorithmic structures. The instruction word of the ISA is typically 20 bits but can be expanded to 40-bits to control two instructions to be executed in series or parallel. All DSP instructions of the ISA are dyadic DSP instructions performing two operations with one instruction in one cycle. The DSP instructions or operations in the preferred embodiment include a multiply instruction (MULT), an addition instruction (ADD), a minimize/maximize instruction (MIN/MAX) also referred to as an extrema instruction, and a no operation instruction (NOP) each having an associated operation code ("opcode"). The present invention efficiently executes DSP instructions by means of the instruction set architecture and the hardware architecture of the application specific signal processor.
申请公布号 US6631461(B2) 申请公布日期 2003.10.07
申请号 US20020216575 申请日期 2002.08.08
申请人 INTEL CORPORATION 发明人 GANAPATHY KUMAR;KANAPATHIPILLAI RUBAN
分类号 G06F9/30;G06F9/318;G06F9/38;(IPC1-7):G06F9/302 主分类号 G06F9/30
代理机构 代理人
主权项
地址