发明名称 High performance multi-chip flip package
摘要 A structure and method of manufacture for an improved multi-chip semiconductor package that reduces package resistance to a negligible level, and offers superior thermal performance. Housing of multiple dies is facilitated by providing electrically isolated lead frames that are separated from a common base carrier by a non-conductive layer of laminating material. A silicon die is attached inside a cavity formed in each lead frame. Direct connection of the active surface of the silicon die to the printed circuit board is then made by an array of solder bumps that is distributed across the surface of each die as well as the edges of the lead frame adjacent to each die.
申请公布号 US6627991(B1) 申请公布日期 2003.09.30
申请号 US20000546053 申请日期 2000.04.10
申请人 FAIRCHILD SEMICONDUCTOR CORPORATION 发明人 JOSHI RAJEEV
分类号 B23K1/00;B23K3/06;H01L23/492;(IPC1-7):H01L23/34;H01L23/495;H01L23/48 主分类号 B23K1/00
代理机构 代理人
主权项
地址