发明名称 DATA PROCESSING SYSTEM HAVING AN ON-CHIP BACKGROUND DEBUG SYSTEM AND METHOD THEREFOR
摘要 Embodiments of the present invention relate to a mechanism to prevent the oscillator from being stopped when a host development system is coupled to the background debug communications interface and the background debug mode has been enabled. This allows background debugging operations to continue when the target data processing system is in a low power mode. Other embodiments relate to a mechanism for allowing a host development system to request a synchronization timing pulse from a target data processing system so the correct clock speed can be determined for background communications. Alternate embodiments relate to a data processing system having a system clock unit and a background debug system where the background debug system includes a background debug clock unit, separate from the system clock unit, and an enable control. When the enable control is asserted, the background debug clock unit is enabled, independent of the system clock unit.
申请公布号 KR20030075202(A) 申请公布日期 2003.09.22
申请号 KR20037010937 申请日期 2003.08.20
申请人 发明人
分类号 G06F1/04;G06F11/36;G05B19/42;G06F1/32;G06F11/00;H02H3/05;H03K19/003 主分类号 G06F1/04
代理机构 代理人
主权项
地址