发明名称 ESD protection devices and methods for reducing trigger voltage
摘要 ESD protection devices and methods to form them are provided in this invention. By employing the thin gate oxide fabricated by a dual gate oxide process, ESD protection devices with a lower trigger voltage are provided. The NMOS for ESD protection according to the present invention has islands with thin gate oxides and a control gate with a thick gate oxide. These islands overlap the drain region of the NMOS to reduce the breakdown voltage of the PN junction in the drain region, thereby reducing the ESD trigger voltage and improving the ESD protection level of the NMOS. Furthermore, the invention is applicable to general integrated-circuit processes as well as various ESD protection devices.
申请公布号 US2003173630(A1) 申请公布日期 2003.09.18
申请号 US20030353372 申请日期 2003.01.28
申请人 WINBOND ELECTRONICS CORP. 发明人 LIN SHI-TRON;CHEN WEI-FAN;LIEN CHENHSIN
分类号 H01L23/60;H01L27/02;H01L29/74;H01L29/76;H01L29/94;H01L31/062;H01L31/113;H01L31/119;(IPC1-7):H01L29/74 主分类号 H01L23/60
代理机构 代理人
主权项
地址
您可能感兴趣的专利