发明名称 Weak bit testing
摘要 Apparatus for testing an integrated circuit, the integrated circuit comprising a plurality of semiconductor memory cells connected by a common word-line, each memory cell comprising: respective first and second transistors in cross-coupled arrangement to form a bistable latch, the drain of the first transistor representing a respective first node for storing a high or low potential state and being connected to a respective first semiconductor arrangement for replacing charge leaked from the first node and being connected to a respective first switching device, activatable by the common word-line, for coupling the respective first node to a respective first bit-line, the drain of the second transistor representing a respective second node for storing a high or low potential state and being connected to a respective second semiconductor arrangement for replacing charge leaked from the respective second node and being connected to a respective second switching device, activatable by the common word line, for coupling the second node to a respective second bit-line; and a respective individual gate arrangement having an output, and inputs connected to the respective first and second bit-lines; and the apparatus comprising a common gate arrangement having an output, and inputs connected to the outputs of the individual gate arrangements.
申请公布号 US6614701(B2) 申请公布日期 2003.09.02
申请号 US20020119636 申请日期 2002.04.10
申请人 STMICROELECTRONICS LIMITED 发明人 BARNES WILLIAM BRYAN;BEAT ROBERT
分类号 G11C29/02;G11C29/50;(IPC1-7):G11C7/00 主分类号 G11C29/02
代理机构 代理人
主权项
地址