摘要 |
A parallel plate capacitor in copper technology is formed in an area that has no copper below it (within 0.3 mu ) with a bottom etch stop layer (104), a composite bottom plate (110) having an aluminium layer below a TiN layer, an oxide capacitor dielectric (120), and a top plate (130) of TiN. The process involves etching the top plate to leave a capacitor area, etching the bottom plate to a larger bottom area having a margin on all sides; depositing an interlayer dielectric having a higher material quality below the top surface of the capacitor top plate; opening contact apertures to the top and bottom plates and to lower interconnect to a two step process that partially opens a nitride cap layer on the lower interconnect and the top plate while penetrating the nitride cap layer above the bottom plate, then cutting through the capacitor dielectric and finishing the penetration of the nitride cap layer. |
申请人 |
INTERNATIONAL BUSINESS MACHINES CORPORATION;INFINEON TECHNOLOGIES NORTH AMERICA CORPORATION;COMPAGNIE IBM FRANCE |
发明人 |
ARMACOST, MICHAEL, D.;AUGUSTIN, ANDREAS, K.;FRIESE, GERALD, R.;HEIDENREICH, JOHN, E., III;HUECKEL, GARY, R.;STEIN, KENNETH, J. |