发明名称 Circuits for a low swing clocking scheme
摘要 In a clocking network with clock distribution in the gigahertz frequencies, low voltage swings are generated and applied instead of full voltage swings. The low voltage swing circuits are differential low voltage swing circuits. True and complement signals are transmitted in the global path, enabling cancellation of common mode noise picked up along the path from the generation point to the destination local ends, where the noise is subtracted from the signals. The low voltage swing circuits include a differential translator/driver, differential repeaters and differential receivers/translators to enable centrally generated low voltage swing clock signals to be distributed throughout the chip and to be faithfully converted to full voltage swing clock signals at the local ends. The input sections of the translator/driver convert a full voltage swing clock signal to a differential pair of low voltage swing clock signals, the differential repeaters are provided to repeat the low voltage swing clock signals to cover the paths up to the respective differential receivers/translators, and the differential receivers/translators convert the low voltage swing clock signals to full voltage swing clock signals.
申请公布号 US2003160646(A1) 申请公布日期 2003.08.28
申请号 US20020083584 申请日期 2002.02.27
申请人 VARADARAJAN HEMMIGE D. 发明人 VARADARAJAN HEMMIGE D.
分类号 G06F1/10;H03K5/15;H03K5/151;H03K19/0185;(IPC1-7):G06F1/04 主分类号 G06F1/10
代理机构 代理人
主权项
地址