发明名称 Real-time decoder for scan test patterns
摘要 A method and apparatus for improving the efficiency of scan testing of integrated circuits is described. This efficiency is achieved by reducing the amount of required test stimulus source data and by increasing the effective bandwidth of the scan-load operation. The reduced test data volume and corresponding test time are achieved by integrating a real-time test data decoder or logic network into each integrated circuit chip. The apparatus, servicing a plurality of internal scan chains wherein the number of said internal scan chains exceeds the number of primary inputs available for loading data into the scan chains, includes: a) logic network positioned between the primary inputs and the inputs of the scan chains, the logic network expanding input data words having a width corresponding to the number of the primary inputs, and converting the input data words into expanded output data words having a width that corresponds to the number of the internal scan chains; and b) coupled to the internal scan chains, registers loaded with bit values provided by the expanded output data words while data previously loaded into the scan chains shifts forward within the scan chains by one bit position at a time; wherein a first plurality of the input data words supplied to the primary inputs produce a second plurality of expanded data words that are loaded into the internal scan chains to achieve an improved test coverage.
申请公布号 US6611933(B1) 申请公布日期 2003.08.26
申请号 US20000547827 申请日期 2000.04.12
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 KOENEMANN BERND;BARNHART CARL;KELLER BRION
分类号 G01R31/3185;(IPC1-7):G01R31/28;G06F11/00 主分类号 G01R31/3185
代理机构 代理人
主权项
地址