发明名称 Hi gain clock circuit
摘要 A high gain clock circuit that includes an input section that receives an input clock on an input section input. A self terminating pre-charge section is connected to the input section and includes domino logic. An output section is connected to the self terminating pre-charge section and produces an output clock at an output section output. The clock circuit encompasses a small area and achieves high gain at the output section output relative to the input section input. The high gain clock circuit has higher gain than known circuits and is characterized by fast rise time and slower fall time.
申请公布号 US6608501(B2) 申请公布日期 2003.08.19
申请号 US20020320466 申请日期 2002.12.17
申请人 INTEL CORPORATION 发明人 ROSEN EITAN E.
分类号 H03K5/02;H03K5/153;H03K5/156;(IPC1-7):H03L7/00;H03K3/02 主分类号 H03K5/02
代理机构 代理人
主权项
地址