发明名称 Clock distribution circuitry to different nodes on integrated circuit with clock coupling circuitry to maintain predetermined phase relation between output and input of adjacent nodes
摘要 Integrated circuit clock circuitry includes several clock nodes at different locations on a chip. Each node includes a clock wave input, a clock wave output and feedback circuitry for maintaining a predetermined phase relation between clock waves at the clock wave inputs and outputs. The clock wave input of one of the nodes is directly responsive to a clock wave of a clock wave source. A clock coupling circuit connected between each of the clock wave inputs (except the clock wave input of the node directly responsive to the clock wave source) and each of the clock wave outputs couples clock waves from the clock wave output of a first node to a clock wave input of a second node. Each of the coupling circuits includes feedback circuitry for maintaining a predetermined phase relation between clock waves the first node supplies to the coupling circuit and derived by the coupling circuit. A measure of clock wave skew of the integrated circuit chip is obtained by connecting a clock coupling circuit and a separate node in a path extending between the most distant nodes on the chip. The path includes a phase detector responsive to clock waves supplied to the distantly spaced node and the node of the path extending between the most distant nodes on the chip.
申请公布号 US6594772(B1) 申请公布日期 2003.07.15
申请号 US20000483283 申请日期 2000.01.14
申请人 HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P. 发明人 TSAI LI C;KRUEGER DANIEL;ZHANG JOHNNY Q
分类号 G06F1/10;H03K5/15;H03L7/00;H03L7/081;(IPC1-7):G06F1/04 主分类号 G06F1/10
代理机构 代理人
主权项
地址