发明名称 High-throughput asynchronous dynamic pipelines
摘要 A latchless dynamic asynchronous digital pipeline uses control information for a processing stage from the subsequent processing stage as well as stages further down the pipeline. A first function block in a first processing stage is enabled to enter a first evaluate phase and a first precharge phase in response to a first precharge control signal provided by a second, subsequent processing stage which is asserted upon completion of evaluation by the second processing stage and a second precharge control provided by a third processing stage which is asserted upon completion of evaluation by the third processing stage, such that the first evaluate phase is enabled by at least one of the de-assertion of the first precharge control signal and the assertion of the second precharge control signal, and such that the first precharge phase is enabled by the assertion of the first precharge control signal and the de-assertion of the second precharge control signal. A completion generator on a second processing stage may be provided which is responsive to the second precharge control signal and to the data from the first processing stage, is configured to provide an indication to the first processing stage of the phase for which the second function block has been enabled in parallel with such enablement.
申请公布号 US6590424(B2) 申请公布日期 2003.07.08
申请号 US20010904278 申请日期 2001.07.12
申请人 THE TRUSTEES OF COLUMBIA UNIVERSITY IN THE CITY OF NEW YORK 发明人 SINGH MONTEK;NOWICK STEVEN M.
分类号 G06F7/00;G06F9/38;(IPC1-7):H03K19/00;H03K19/017 主分类号 G06F7/00
代理机构 代理人
主权项
地址