发明名称 Adapting VLSI clocking to short term voltage transients
摘要 A system and method of compensating for voltage droop in an integrated circuit. The integrated circuit may include a plurality of chip circuits, a clock control system, a clock distribution network including at least one delay element and a voltage droop detector. The clock control system adapts cycle time in the clock distribution network through use of the at least one delay element when a voltage droop is detected. The method may include detecting a voltage droop in an integrated circuit where the integrated circuit is driven by a clock signal, determining an optimum frequency change to compensate for the voltage droop, and adapting cycle time of the clock signal in an incremental manner to achieve the optimum frequency change.
申请公布号 US6586971(B1) 申请公布日期 2003.07.01
申请号 US20010020114 申请日期 2001.12.18
申请人 HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P. 发明人 NAFFZIGER SAMUEL;FETZER ERIC S.
分类号 G06F1/10;G06F1/30;(IPC1-7):H03D13/00 主分类号 G06F1/10
代理机构 代理人
主权项
地址