发明名称 Phase adjustment apparatus and method for a memory device signaling system
摘要 Apparatus and methods are disclosed for adjusting phase of data signals to compensate for phase-offset variations between devices during normal operation. The phase of data signals are adjusted individually in each transmit data unit and receive data unit across multiple data slices with a common set of phase vector clock signals and a corresponding clock cycle count signal. The transmission of signal information between a first device (such as a memory controller) and a second device (such as a memory component) occurs without errors even when the accumulated delays between the first device and second device change by a half symbol time interval or more during operation of the system. The apparatus reduces the circuitry required, such as phase-lock-loops, for individually adjusting the phase of each transmit data unit and receive data unit across multiple data slices, which in turn results in reduction in complexity and cost of the system.
申请公布号 US2003117864(A1) 申请公布日期 2003.06.26
申请号 US20020278708 申请日期 2002.10.22
申请人 HAMPEL CRAIG E.;PEREGO RICHARD E.;SIDIROPOULOS STEPHANOS S.;TSERN ELY K.;WARE FREDRICK A. 发明人 HAMPEL CRAIG E.;PEREGO RICHARD E.;SIDIROPOULOS STEPHANOS S.;TSERN ELY K.;WARE FREDRICK A.
分类号 G11C7/10;G11C7/22;G11C11/4078;H04L7/00;(IPC1-7):G11C7/00 主分类号 G11C7/10
代理机构 代理人
主权项
地址