发明名称 PLL bandwidth switching
摘要 The present invention, generally speaking, provides for bandwidth switching of a PLL in a simple, effective manner. In accordance with one embodiment, a phase lock loop includes a controlled oscillator responsive to a control voltage for producing an output signal of some output frequency; a comparator responsive to a feedback signal derived from the output signal and to a reference signal for producing at least one error signal; a charge pump circuit including multiple pairs of unidirectional current sources (or, alternatively, multiple bidirectional current sources); a control circuit responsive to a control signal for activating one or more pairs of unidirectional current sources, at the same time deactivating one or more pairs of unidirectional current sources; and a loop filter responsive to the multiple pairs of unidirectional current sources for producing the control voltage governing the output frequency. In accordance with another embodiment of the invention, a phase lock loop includes a controlled oscillator responsive to a control voltage for producing an output signal of some output frequency; a comparator responsive to a feedback signal derived from the output signal and to a reference signal for producing at least one error signal; a charge pump circuit coupled to a loop filter at at least one circuit node, the loop filter being responsive to at least the charge pump circuit for producing the control voltage; a logic driver coupled to said circuit node through a resistor; and a control circuit responsive to at least one control signal for controlling a state of the logic driver. Preferably, the logic driver is a tri-state device.
申请公布号 US6580329(B2) 申请公布日期 2003.06.17
申请号 US20010834247 申请日期 2001.04.11
申请人 TROPIAN, INC. 发明人 SANDER WENDELL B.
分类号 H03L7/089;H03L7/10;H03L7/107;(IPC1-7):H03L7/85 主分类号 H03L7/089
代理机构 代理人
主权项
地址