发明名称 On-board testing circuit and method for improving testing of integrated circuits
摘要 A system allowing testing a plurality of integrated circuits mounted on a common substrate is described. The testing system includes a failure processor mounted on the substrate. The substrate has a first signal port adapted to be coupled to a testing device. The failure processor has a second signal port coupled to the first signal port and a plurality of test ports corresponding in number to the number of integrated circuits mounted on the substrate that are to be tested. Each of the test ports may be coupled to a respective one of the integrated circuits. The failure processor is constructed to apply stimulus signals to each of the integrated circuits and to record response signals generated by each of the integrated circuits in response to the stimulus signals provided to the integrated circuits. The failure processor is further constructed to provide report data based on the response signals and to couple the report data from the second signal port to the first signal port. As a result, many integrated circuits under test may share the first signal port through the failure processor, because the integrated circuits under test are not providing output data on the first signal port to an external test data evaluation apparatus. The efficiency with which integrated circuits may be tested is thereby increased.
申请公布号 US6581172(B2) 申请公布日期 2003.06.17
申请号 US20010764568 申请日期 2001.01.16
申请人 MICRON TECHNOLOGY, INC. 发明人 TOTORICA ROBERT L.;SNODGRASS CHARLES K.
分类号 G01R31/28;G01R31/3193;G11C29/16;G11C29/44;(IPC1-7):G11C29/00 主分类号 G01R31/28
代理机构 代理人
主权项
地址