发明名称 Offset cancel circuit of voltage follower equipped with operational amplifier
摘要 A differential amplifying circuit 11 includes a current mirror circuit having first and second current ends to which drains of MOS transistors M8 and M9 are respectively connected, and a pair of differential MOS transistors M1 and M2 having gates between which a switch SW1 is connected. A reference potential Vref is applied to the gate of the MOS transistors M9. A switch SW2 is connected between the output VO of an output buffer circuit 12 and the gate of a MOS transistor M1, and a switch SW3 is connected between the output VO and the gate of the MOS transistor M8. During the offset-cancel preparation period, the switches SW1 and SW3 are on and the switch SW2 is off. Next, the switches SW1 to SW3 are turned over, consequently outputting offset-canceled potential VO.
申请公布号 US2003103029(A1) 申请公布日期 2003.06.05
申请号 US20020301649 申请日期 2002.11.22
申请人 FUJITSU LIMITED 发明人 KOKUBUN MASATOSHI;UDO SHINYA;TSUCHIYA CHIKARA
分类号 G09G3/20;G09G3/36;H03F1/02;H03F1/34;H03F3/34;H03F3/345;H03F3/45;H03F3/50;H03L5/00;(IPC1-7):G09G3/36 主分类号 G09G3/20
代理机构 代理人
主权项
地址