发明名称 Phase locked loop circuit and clock reproduction circuit
摘要 A phase locked loop circuit and a clock reproduction circuit can operate stably with satisfying both of wide lock range and good jitter characteristics. The phase locked loop circuit for generating a clock signal in synchronized in phase with an input signal, has a phase comparator having an analog characteristics as a phase difference detection output characteristics and detecting a phase difference between the input signal and the clock signal, a first control loop controlled oscillation depending upon the phase difference detection output and a second control loop controlled oscillation depending upon a signal derived from the phase difference detection output with enhancing frequency components near a direct current component and performs low speed control in comparison with the first control loop.
申请公布号 US2003103591(A1) 申请公布日期 2003.06.05
申请号 US20020300745 申请日期 2002.11.21
申请人 NEC CORPORATION 发明人 NOGUCHI HIDEMI
分类号 H03B1/00;H03B5/12;H03L7/087;H03L7/099;H03L7/10;H03L7/107;H03L7/113;H04L7/033;(IPC1-7):H03D3/24 主分类号 H03B1/00
代理机构 代理人
主权项
地址