发明名称 Method of reducing disturbs in non-volatile memory
摘要 In a non-volatile memory, the displacement current generated in non-selected word lines that results when the voltage levels on an array's bit lines are changed can result in disturbs. Techniques for reducing these currents are presented. In a first aspect, the number of cells being simultaneously programmed on a word line is reduced. In a non-volatile memory where an array of memory cells is composed of a number of units, and the units are combined into planes that share common word lines, the simultaneous programming of units within the same plane is avoided. Multiple units may be programmed in parallel, but these are arranged to be in separate planes. This is done by selecting the number of units to be programmed in parallel and their order such that all the units programmed together are from distinct planes, by comparing the units to be programmed to see if any are from the same plane, or a combination of these. In a second, complementary aspect, the rate at which the voltage levels on the bit lines are changed is adjustable. By monitoring the frequency of disturbs, or based upon the device's application, the rate at which the bit line drivers change the bit line voltage is adjusted. This can be implemented by setting the rate externally, or by the controller based upon device performance and the amount of data error being generated.
申请公布号 US6570785(B1) 申请公布日期 2003.05.27
申请号 US20000703083 申请日期 2000.10.31
申请人 SANDISK CORPORATION 发明人 MANGAN JOHN S.;GUTERMAN DANIEL C.;SAMACHISA GEORGE;MURPHY BRIAN;WANG CHI-MING
分类号 G11C16/12;(IPC1-7):G11C16/10 主分类号 G11C16/12
代理机构 代理人
主权项
地址