发明名称 Integrated circuit device including CMOS tri-state drivers suitable for powerdown
摘要 An integrated circuit device capable of effectively shutting off the power supply in a powerdown mode. The integrated circuit device is connected to a first (ground) power supply, a second power supply that continuously provides power, and a third power supply that halts power supply during the powerdown mode. It includes a controller and a CMOS tri-state driver consisting of a series connection of a P-channel MOS transistor and an N-channel MOS transistor. The P-channel MOS transistor has its source connected to the third power supply, its backgates connected to the second power supply and its gate connected to the controller. The N-channel MOS transistor has its source and backgate connected to the first power supply, its drain connected to the drain of the P-channel MOS transistor and its gate connected to the controller. The controller controls such that the gate of the P-channel MOS transistor is maintained at a high level and the gate of the N-channel MOS transistor is maintained at a low level during the powerdown. Thus, the backgate and the gate of the P-channel MOS transistor are both pulled-up to the high level, thereby keeping the output of the CMOS tri-state driver at a high-impedance state during the powerdown mode. This makes it possible to positively prevent a leakage current, which originates from another CMOS tri-state driver having a common output terminal with the present CMOS tri-state driver, from flowing into the P-channel MOS transistor.
申请公布号 US6566909(B2) 申请公布日期 2003.05.20
申请号 US20010917941 申请日期 2001.07.31
申请人 MITSUBISHI DENKI KABUSHIKI KAISHA 发明人 OKUMURA NAOTO
分类号 H03K19/00;H03K19/003;(IPC1-7):H03K19/017 主分类号 H03K19/00
代理机构 代理人
主权项
地址