发明名称 Method to form elevated source/drain using poly spacer
摘要 A method for forming a sub-quarter micron MOSFET having an elevated source/drain structure is described. A gate electrode is formed over a gate dielectric on a semiconductor substrate. Ions are implanted into the semiconductor substrate to form lightly doped regions using the gate electrode as a mask. Thereafter, dielectric spacers are formed on sidewalls of the gate electrode. A polysilicon layer is deposited overlying the semiconductor substrate, gate electrode, and dielectric spacers wherein the polysilicon layer is heavily doped. The polysilicon layer is etched back to leave polysilicon spacers on the dielectric spacers. Dopant is diffused from the polysilicon spacers into the semiconductor substrate to form source and drain regions underlying the polysilicon spacers. The polysilicon spacer on an end of the gate electrode is removed to separate the polysilicon spacers into a source polysilicon spacer and a drain polysilicon spacer thereby completing formation of a MOSFET having an elevated source/drain structure in the fabrication of an integrated circuit device.
申请公布号 US6566208(B2) 申请公布日期 2003.05.20
申请号 US20010912607 申请日期 2001.07.25
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING LTD. 发明人 PAN YANG;MENG LEE YONG;KEUNG LEUNG YING;PRADEEP YELEHANKA RAMACHANDRAMURTHY;ZHENG JIA ZHEN;CHAN LAP;QUEK ELGIN;SUNDARENSAN RAVI
分类号 H01L29/78;H01L21/225;H01L21/336;H01L29/417;(IPC1-7):H01L21/336 主分类号 H01L29/78
代理机构 代理人
主权项
地址