发明名称 Input buffer with automatic switching point adjustment circuitry, and synchronous DRAM device including same
摘要 An input buffer is presented for buffering an input signal having a voltage magnitude which alternates between a first voltage level and a second voltage level, where the first and second voltage levels may vary over time. In one embodiment, the input buffer includes a first and second detector circuits, an average generator circuit, and a differential amplifier The first detector circuit receives the input signal and produces a first signal having a magnitude indicative of the first voltage level. The second detector circuit receives the input signal and produces a second signal having a magnitude indicative of the second voltage level. The average generator circuit receives the first and second signals, and uses the magnitudes of the first and second signals to produce a third signal having a magnitude indicative of a third voltage level substantially mid way between the fist voltage level and the second voltage level. The third voltage level defines a variable an automatically adjusted "switching point". The differential amplifier receives the input signal, the third signal, and a first and second power, supply voltages. The differential amplifier amplifies a difference between the voltage magnitude of the input signal and the third voltage level in order to produce an output signal which alternates between the first and second power supply voltages. An integrated circuit is described including the input buffer coupled between one of a set of input/output pads and circuitry, wherein the circuitry may be synchronous dynamic random access memory (SDRAM) circuitry.
申请公布号 US2003090287(A1) 申请公布日期 2003.05.15
申请号 US20020300426 申请日期 2002.11.20
申请人 MICRON TECHNOLOGY, INC. 发明人 ZIVANOVIC BRANIMIR M.
分类号 G01R31/319;G01R31/3193;G11C7/10;G11C7/22;H03B1/00;H03K5/08;H03K5/156;(IPC1-7):G01R31/26 主分类号 G01R31/319
代理机构 代理人
主权项
地址