发明名称 Implementation of an assertion check in ATPG models
摘要 A system and method for implementing an assertion check in an ATPG scan cell is provided. The assertion check includes an error signal generator within a scan cell that generates an error signal when there is a violation of necessary conditions for testing the integrated circuit using APTG. According to the illustrative embodiment, the scan cell comprises a set-reset flip-flop paired with a latch. The flip-flop is used as a master storage element and the latch is used as a slave storage element to form a scan path. The master flip-flop and the slave latch are connected to form a shift register for shifting test data through the circuit under test. A system clock drives the standard operational mode of the storage elements and a shift clock drives the test mode. An enable clock is used to activate the system clock and switch the scan cell between the standard operational mode and the test mode. The assertion check ensures that the enable clock and the shift clock are not both high at the same time by generating an error signal at the output of the flip-flop when both clocks are simultaneously high. The assertion check is implemented by adding a logic gate or a set of logic gates to the scan cell and connecting the output of the logic gate to the set and reset pins of the flip-flop, such that the flip-flop generates an error signal when both clocks are high.
申请公布号 US2003093734(A1) 申请公布日期 2003.05.15
申请号 US20010010797 申请日期 2001.11.13
申请人 SUN MICROSYSTEMS, INC., PALO ALTO, CA 发明人 ZHANG AITEEN;SIEGEL JOSEPH
分类号 H04L1/24;(IPC1-7):H04L1/22;H02H3/05;H04B1/74;H05K10/00 主分类号 H04L1/24
代理机构 代理人
主权项
地址