发明名称 Adder tree structure with reduced carry ripple adder stage
摘要 <p>A Wallace tree structure such as that used in a DSP is arranged to sum vectors. The structure has a number of adder stages (365, 370, 375), each of which may have half adders (300) with two input nodes, and full adders (310) with three input nodes. The structure is designed with reference to the vectors to be summed. The number of full- and half-adders in each stage and the arrangement of vector inputs depends upon their characteristics. An algorithm calculates the possible tree structures and input arrangements, and selects an optimum design having a small final stage ripple adder (380), the design being based upon the characteristics of the vector inputs. This leads to reduced propagation delay and a reduced amount of semiconductor material for implementation of the DSP. &lt;IMAGE&gt;</p>
申请公布号 EP1308836(A1) 申请公布日期 2003.05.07
申请号 EP20010402820 申请日期 2001.10.31
申请人 MOTOROLA, INC. 发明人 COMBES, ALAIN;STEINNINGER, FRANZ
分类号 G06F7/50;G06F7/509;G06F7/52;(IPC1-7):G06F7/52 主分类号 G06F7/50
代理机构 代理人
主权项
地址