发明名称
摘要 The present invention relates to a PLL circuit and a voltage controlled oscillator wherein a clock signal jitter caused when the supply voltage fluctuates of which is small can be supplied, and the voltage controlled oscillator is provided with a MOS transistor to one end of which a first power source (Vss) is connected and to the gate electrode of which a control signal for controlling the oscillation frequency is input, an oscillator connected between the other end of the MOS transistor and a second power source (Vdd) and a capacitative element connected to the oscillator in parallel and is further provided with additive control means for minutely controlling the oscillation frequency.
申请公布号 KR100382014(B1) 申请公布日期 2003.05.01
申请号 KR20000047480 申请日期 2000.08.17
申请人 发明人
分类号 G06F1/04;H03L7/187;H03B5/20;H03K3/011;H03K3/03;H03K3/354;H03L7/087;H03L7/089;H03L7/093;H03L7/099 主分类号 G06F1/04
代理机构 代理人
主权项
地址