发明名称 PLL/DLL circuitry programmable for high bandwidth and low bandwidth applications
摘要 An integrated circuit including a phase lock loop or delay lock loop (PLL/DLL) circuit comprising: a clock input terminal for accepting a clock signal; a phase/frequency detector (PFD) circuit including a reference clock input connected to the clock input terminal and including a PFD feedback input and including a PFD output; a charge pump (CP) circuit; at least one external feedforward output terminal; a loop filter (LF); a loop controlled signal source (LCSS); and a feedback circuit connected between a LCSS output and the PFD feedback input, the feedback circuit including, an external feedback input terminal; first frequency selection circuitry to produce a first programmable feedback signal; second frequency selection circuitry to produce a second feedback signal; and multiplex circuitry connected with the LCSS output, the external feedback input terminal and the first and second frequency selection circuitry, to cause either the first programmable feedback signal or the second programmable feedback signal to be coupled to the PFD feedback input.
申请公布号 US2003071668(A1) 申请公布日期 2003.04.17
申请号 US20020137802 申请日期 2002.05.01
申请人 STARR GREG 发明人 STARR GREG
分类号 H03L7/081;H03L7/089;H03L7/18;(IPC1-7):H03L7/06 主分类号 H03L7/081
代理机构 代理人
主权项
地址