发明名称 NODE PROCESSORS FOR USE IN PARITY CHECK DECODERS
摘要 Techniques for implementing message passing decoders, e.g., LDPC decoders, are described. To facilitate hardware implementation messages are quantized to integer multiples of â ln2. Messages are transformed between more compact variable and less compact constraint node message representation formats. The variable node message format allows variable node message operations to be performed through simple additions and subtractions while the constraint node representation allows constraint node message processing to be performed through simple additions and subtractions. Variable and constraint nodes are implemented using an accumulator module (1302), subtractor module (1304) and delay pipeline (1306). The accumulator module (1302) generates an accumulated message sum (1316). The accumulated message sum (1316) for a node is stored and then delayed input messages from the delay pipeline (1306) are subtracted there from to generate output messages (1321). The delay pipeline (1306) includes a variable delay element making it possible to sequentially perform processing operations corresponding to nodes of different degrees.
申请公布号 WO03032499(A1) 申请公布日期 2003.04.17
申请号 WO2002US31971 申请日期 2002.10.07
申请人 FLARION TECHNOLOGIES, INC.;RICHARDSON, TOM;NOVICHKOV, VLADIMIR 发明人 RICHARDSON, TOM;NOVICHKOV, VLADIMIR
分类号 G06F11/10;G06F17/50;G06N3/02;H03M13/00;H03M13/03;H03M13/09;H03M13/11;H03M13/19;H03M13/39;(IPC1-7):H03M13/00;G06E1/00 主分类号 G06F11/10
代理机构 代理人
主权项
地址