发明名称 Using a negative gate erase voltage applied in steps of decreasing amounts to reduce erase time for a non-volatile memory cell with an oxide-nitride-oxide (ONO) structure
摘要 An erase operation is performed on a non-volatile memory cell with an oxide-nitride-oxide structure by using a negative gate erase voltage during an erase procedure to improve the speed and performance of the non-volatile memory cell after many program-erase cycles. During the erase procedure, an erase cycle is applied followed by a read cycle until the cell has a threshold erased below a desired value. For the initial erase cycle in the procedure, an initial negative gate voltage is applied. In subsequent erase cycles, a sequentially decreasing negative gate voltage is applied until the threshold is reduced below the desired value. In one embodiment, after erase is complete, the last negative gate voltage value applied is stored in a separate memory. After a subsequent programming when the erase procedure is again applied, the initial negative gate voltage applied is the negative gate voltage value for the cell stored in memory.
申请公布号 US6549466(B1) 申请公布日期 2003.04.15
申请号 US20000657143 申请日期 2000.09.07
申请人 ADVANCED MICRO DEVICES, INC. 发明人 DERHACOBIAN NARBEH;VAN BUSKIRK MICHAEL;CHANG CHI;SOBEK DANIEL
分类号 G11C16/14;(IPC1-7):G11C16/04 主分类号 G11C16/14
代理机构 代理人
主权项
地址