发明名称 Nonvolatile semiconductor memory device and method of detecting overerased cell
摘要 In a nonvolatile semiconductor memory device, overerase-verify in an erase operation is conducted in units of bit lines in a batch. A cell current of a reference cell and voltage applied to a word line of a main cell are set so as to have a detection level at which there can be one or no memory cell having a threshold voltage of 0.5 V at time of one overerase-verify operation and a leak current of an unselected memory cell can be 1 mu A or lower in a normal operation. Thus, the number of verify times in the overerase-verify is reduced to shorten period of time in the overerase-verify and thereby achieve high-speed erase. Furthermore, a cell current can be reduced to achieve lower power consumption.
申请公布号 US2003067818(A1) 申请公布日期 2003.04.10
申请号 US20020241752 申请日期 2002.09.12
申请人 SHARP KABUSHIKI KAISHA 发明人 HIRANO YASUAKI
分类号 G11C16/02;G11C16/06;G11C16/28;G11C16/34;(IPC1-7):G11C7/00 主分类号 G11C16/02
代理机构 代理人
主权项
地址