发明名称 METHOD FOR FABRICATING A POWER SEMICONDUCTOR DEVICE HAVING A VOLTAGE SUSTAINING LAYER WITH A TERRACED TRENCH FACILITATING FORMATION OF FLOATING ISLANDS
摘要 A method is provided for forming a power semiconductor device. The method begins by providing a substrate of a first conductivity type and then forming a voltage sustaining region on the substrate. The voltage sustaining region is formed by depositing an epitaxial layer of a first conductivity type on the substrate and forming at least one terraced trench in the epitaxial layer. The terraced trench has a plurality of portions that differ in width to define at least one annular ledge therebetween. A barrier material is deposited along the walls of the trench. A dopant of a second conductivity type is implanted through the barrier material lining the annular ledge and said trench bottom and into adjacent portions of the epitaxial layer. The dopant is diffused to form at least one annular doped region in the epitaxial layer and at least one other region located below the annular doped region. A filler material is deposited in the terraced trench to substantially fill the trench, thus completing the voltage sustaining region. At least one region of the I second conductivity type is formed over the voltage sustaining region to define a junction therebetween.
申请公布号 WO03030220(A2) 申请公布日期 2003.04.10
申请号 WO2002US31790 申请日期 2002.10.03
申请人 GENERAL SEMICONDUCTOR, INC. 发明人 BLANCHARD, RICHARD, A.;GUILLOT, JEAN-MICHEL
分类号 H01L21/336;H01L29/06;H01L29/78 主分类号 H01L21/336
代理机构 代理人
主权项
地址