发明名称 Detection of clock signal period abnormalities
摘要 A clock monitoring circuit is disclosed for detecting that the period of a clock signal has become shorter than a predetermined time interval. The clock monitoring monitoring circuit comprises a first and second flip-flop circuits that are D-type flip-flops, a delay circuit, and a gate circuit. The second flip-flop circuit receives as an input signal the output signal of the first flip-flop circuit. The output signal of the second flip-flop circuit is delayed a fixed time interval by the delay circuit and then supplied as an input signal to the first flip-flop circuit. The delay time of the delay circuit is set to be equal to the previously described predetermined period. The gate circuit receives the output signals of the first and second flip-flop circuits, and provides a signal whose logic level when the period of the received clock signal is the predetermined period differs from that when it is shorter than the predetermined period. The fact that the period of the clock signal has become shorter than the predetermined period can thus be detected.
申请公布号 US6545508(B2) 申请公布日期 2003.04.08
申请号 US20020066508 申请日期 2002.01.31
申请人 NEC CORPORATION 发明人 SENBA HISANORI
分类号 G06F1/04;G01R31/317;G06F1/14;H03K5/14;H03K5/159;H03K5/19;(IPC1-7):H03K3/013 主分类号 G06F1/04
代理机构 代理人
主权项
地址