发明名称 Over-clocking detection system utilizing a reference signal and thereafter preventing over-clocking by reducing clock rate
摘要 An over-clock deterrent mechanism of a chipset which comprises an over-clock detection circuit for detecting over-clocking of a system (processor) clock signal based on comparison of ratio of the system (processor) clock signal which is likely to be over-clocked and a fixed, stable reference clock signal which is highly unlikely to be over-clocked, and an over-clock prevention (thwarting) circuit for deterring such an over-clocking by either disabling operations of a computer system or significantly undermining key operations of a computer system.
申请公布号 US2003065966(A1) 申请公布日期 2003.04.03
申请号 US20020315156 申请日期 2002.12.10
申请人 POISNER DAVID I. 发明人 POISNER DAVID I.
分类号 G06F11/00;G06F21/00;(IPC1-7):G06F1/04 主分类号 G06F11/00
代理机构 代理人
主权项
地址