发明名称 Combinational circuit, and encoder, decoder and semiconductor device using this combinational circuit
摘要 A combinational circuit comprises: a plurality of multipliers, independently performing two or more multiplications for coded digital signals in a Galois extension field GF(2m) (m is an integer equal to or greater than 2), wherein the multipliers include an input side XOR calculator, an AND calculator, and an output side XOR calculator, and wherein the multipliers share the input side XOR calculator. Further, according to the present invention, these multipliers each include an adder connected between an AND calculator and an output side XOR calculator, wherein the output side XOR calculator is used in common, and wherein the outputs of the AND calculators in the multipliers are added by the adders, and the addition results are calculated by the output side XOR calculator that is used in common.
申请公布号 US2003063554(A1) 申请公布日期 2003.04.03
申请号 US20020091774 申请日期 2002.03.06
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 MORIOKA SUMIO;KATAYAMA YASUNAO;YAMANE TOSHIYUKI
分类号 G06F11/10;H03M13/15;H03M13/37;(IPC1-7):H04L5/20 主分类号 G06F11/10
代理机构 代理人
主权项
地址