发明名称 Integrated redundancy architecture system for an embedded DRAM
摘要 An integrated redundancy eDRAM architecture system for an embedded DRAM macro system having a wide data bandwidth and wide internal bus width is disclosed which provides column and row redundancy for defective columns and rows of the eDRAM macro system. Internally generated column and row addresses of defective columns and rows of each micro-cell block are stored in a memory device, such as a fuse bank, during an eDRAM macro test mode in order for the information to be quickly retrieved during each cycle of eDRAM operation to provide an SRAM-like operation. A column steering circuit steers column redundant elements to replace defective column elements. Redundancy information is either supplied from a SRAM fuse data storage device or from a TAG memory device depending on whether a read or write operation, respectively, is being performed. The integrated redundancy eDRAM architecture system enables data to be sent and received to and from the eDRAM macro system without adding any extra delay to the data flow, thereby protecting data flow pattern integrity.
申请公布号 US6542973(B2) 申请公布日期 2003.04.01
申请号 US20010898434 申请日期 2001.07.03
申请人 IBM CORPORATION 发明人 HSU LOUIS L.;WANG LI-KONG;KIRIHATA TOSHIAKI K.;FREDEMAN GREGORY J.
分类号 G06F12/08;G11C29/00;(IPC1-7):G06F12/00 主分类号 G06F12/08
代理机构 代理人
主权项
地址