发明名称 VERTICAL INSTRUCTION AND DATA PROCESSING IN A NETWORK PROCESSOR ARCHITECTURE
摘要 <p>An embodiment of this invention pertains to a network processor that processes incoming information element segments (204, 208)at very high data rates due, in part, to the fact that the processor is deterministic (i.e., the time to complete a process is known) and that it employs a pipelined 'multiple instruction single data' ('MISD') architecture. This MISD architecture is triggered by the arrival of the incoming information element segment (204, 208). Each process is provided dedicated registers (226) thus eliminating context switches. The pipeline, the instructions fetched, and the incoming information element segment (204, 208) are very long in length. The network processor includes a MISD processor (220) that performs policy control functions such as network traffic policing, buffer allocation and management, protocol modification, timer rollover recovery, an aging mechanism to discard idle flows, and segmentation and reassembly of incoming information elements.</p>
申请公布号 WO2003025709(A2) 申请公布日期 2003.03.27
申请号 US2002029907 申请日期 2002.09.19
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址