发明名称 CMOS PIXEL DESIGN FOR MINIMIZATION OF DEFECT-INDUCED LEAKAGE CURRENT
摘要 <p>A pixel site of a semiconductor imager structure includes a substrate layer of a first dopant type; a photodiode being formed of a doped well region within the substrate layer, the doped well region being of a second dopant type; a transistor wherein a terminal of the transistor being provided within the doped well region, the terminal of the transistor being of the second dopant type and of a dopant concentration greater than a dopant concentration of the doped well region; and an oxide layer formed over the substrate layer, the doped well region, and the terminal of the transistor. The oxide layer has a varying height such that a height of the oxide layer associated with the doped well region is thicker than a height of the oxide layer associated with the terminal of the transistor. The oxide layer includes a step region being located where the height of the oxide layer transitions from the height associated with the doped well region to the height associated with the terminal of the transistor. The oxide layer has a constant height across a perimeter of the doped well region that forms a depletion region with the substrate when a reverse bias voltage is applied across thereto.</p>
申请公布号 WO2003026007(A2) 申请公布日期 2003.03.27
申请号 US2002029395 申请日期 2002.09.16
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址