发明名称 Three-dimensional memory array incorporating serial chain diode stack
摘要 A three-dimensional memory array includes a plurality of rail-stacks on each of several levels forming alternating levels of X-lines and Y-lines for the array. Memory cells are formed at the intersection of each X-line and Y-line. The memory cells of each memory plane are all oriented in the same direction relative to the substrate, forming a serial chain diode stack. In certain embodiments, row and column circuits for the array are arranged to interchange function depending upon the directionality of memory cells in the selected memory plane. High-voltage drivers for the X-lines and Y-lines are each capable of passing a write current in either direction depending on the direction of the selected memory cell. A preferred bias arrangement reverse biases only unselected memory cells within the selected memory plane, totaling approximately N2 memory cells, rather than approximately 3N2 memory cells as with prior arrays.
申请公布号 US2003053332(A1) 申请公布日期 2003.03.20
申请号 US20010897705 申请日期 2001.06.29
申请人 KLEVELAND BENDIK;SCHEUERLEIN ROY E.;KNALL N. JOHAN;JOHNSON MARK G.;LEE THOMAS H. 发明人 KLEVELAND BENDIK;SCHEUERLEIN ROY E.;KNALL N. JOHAN;JOHNSON MARK G.;LEE THOMAS H.
分类号 G11C5/02;G11C7/06;G11C7/18;G11C8/08;G11C8/10;G11C17/18;H01L27/06;H01L27/102;(IPC1-7):H01L21/82 主分类号 G11C5/02
代理机构 代理人
主权项
地址